Publication Details

Physical Demonstration of Polymorphic Self-checking Circuits

RŮŽIČKA Richard, SEKANINA Lukáš and PROKOP Roman. Physical Demonstration of Polymorphic Self-checking Circuits. In: Proc. of the 14th IEEE Int. On-Line Testing Symposium. Los Alamitos: IEEE Computer Society, 2008, pp. 31-36. ISBN 978-0-7695-3264-6.
Czech title
Physical Demonstration of Polymorphic Self-checking Circuits
Type
conference paper
Language
english
Authors
URL
Keywords

digital circuit, polymorphic gate, self-checking, adder

Abstract

Polymorphic gates can be considered as a new reconfigurable technology capable of integrating logic functions with sensing in a single compact structure. Polymorphic gates whose logic function can be controlled by the level of the power supply voltage (Vdd) represent a special class of polymorphic gates. A new polymorphic NAND/NOR gate controlled by Vdd is presented. This gate was fabricated and utilized in a self-checking polymorphic adder. This paper presents an experimental evaluation of this novel implementation.

Published
2008
Pages
31-36
Proceedings
Proc. of the 14th IEEE Int. On-Line Testing Symposium
Conference
14th IEEE International On-line Testing Symposium 2008, Rodos Palace Hotel, GR
ISBN
978-0-7695-3264-6
Publisher
IEEE Computer Society
Place
Los Alamitos, US
BibTeX
@INPROCEEDINGS{FITPUB8652,
   author = "Richard R\r{u}\v{z}i\v{c}ka and Luk\'{a}\v{s} Sekanina and Roman Prokop",
   title = "Physical Demonstration of Polymorphic Self-checking Circuits",
   pages = "31--36",
   booktitle = "Proc. of the 14th IEEE Int. On-Line Testing Symposium",
   year = 2008,
   location = "Los Alamitos, US",
   publisher = "IEEE Computer Society",
   ISBN = "978-0-7695-3264-6",
   language = "english",
   url = "https://www.fit.vut.cz/research/publication/8652"
}
Files
Back to top